Networks-on-Chip: From Implementations to Programming Paradigms provides a thorough and bottom-up exploration of the whole NoC design space in a coherent and uniform fashion, from low-level router, buffer and topology implementations, to routing and flow control schemes, to co-optimizations of NoC and high-level programming paradigms.
This textbook is intended for an advanced course on computer architecture, suitable for graduate students or senior undergrads who want to specialize in the area of computer architecture and Networks-on-Chip. It is also intended for practitioners in the industry in the area of microprocessor design, especially the many-core processor design with a network-on-chip. Graduates can learn many practical and theoretical lessons from this course, and also can be motivated to delve further into the ideas and designs proposed in this book. Industrial engineers can refer to this book to make practical tradeoffs as well. Graduates and engineers who focus on off-chip network design can also refer to this book to achieve deadlock-free routing algorithm designs.
"synopsis" may belong to another edition of this title.
Provides a thorough and bottom-up exploration of NoC design
Networks-on-Chip From Implementation to Programming Paradigms Provides a thorough bottom-up exploration of NoC design
Networks-on-Chip: From Implementation to Programming Paradigms provides a thorough bottom-up exploration of the whole NoC (networks-on-chip) design space, from low-level router, buffer and topology implementations, and routing and flow control schemes, to co-optimizations of NoC and high-level programming paradigms. This textbook is intended for use in advanced courses on computer architecture, and is suitable for graduate students and senior undergraduates who want to specialize in the area of computer architecture and NoC. It is also intended for industry practitioners in the area of microprocessor design, especially the many-core processor design architecture using NoC. Those taking a course on NoC using this book, will gain both a practical and theoretical perspective, and can delve further into advanced topics by doing additional reading. Networks-on-Chip is also an excellent reference for industrial engineers looking to make practical tradeoffs. Graduates and engineers focusing on off-chip network design can also refer to this book for deadlock-free routing algorithm designs.
Key Features: Povides a thorough and insightful exploration of NoC design space, including low-level logic implementations to co-optimizations of high-level program paradigms and NoCs. Discusses many novel and exciting research ideas such as deadlock-free routing algorithm designs. Presents detailed descriptions of router, buffer, and topology implementations, that are highly valuable to engineers.
Zhiying Wang Professor Zhiying Wang is member of the IEEE and ACM, and a professor at the College of Computer, National University of Defense Technology. His main research fields include computer architecture, computer security, VLSI design, reliable architecture, multicore memory system and asynchronous circuits. He has contributed over 10 invited chapters to book volumes, published 240 papers, and delivered over 30 keynotes lectures.
"About this title" may belong to another edition of this title.
£ 10 shipping from United Kingdom to U.S.A.
Destination, rates & speedsSeller: Revaluation Books, Exeter, United Kingdom
Paperback. Condition: Brand New. 1st edition. 382 pages. 9.00x7.25x1.00 inches. In Stock. Seller Inventory # __0128009799
Quantity: 2 available
Seller: Chiron Media, Wallingford, United Kingdom
Paperback. Condition: New. Seller Inventory # 6666-ELS-9780128009796
Quantity: Over 20 available
Seller: Majestic Books, Hounslow, United Kingdom
Condition: New. pp. 386. Seller Inventory # 353690979
Quantity: 3 available
Seller: Books Puddle, New York, NY, U.S.A.
Condition: New. pp. 386. Seller Inventory # 26358832828
Quantity: 3 available
Seller: Biblios, Frankfurt am main, HESSE, Germany
Condition: New. pp. 386. Seller Inventory # 18358832822
Quantity: 3 available
Seller: BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Germany
Taschenbuch. Condition: Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -Networks-on-Chip: From Implementations to Programming Paradigms provides a thorough and bottom-up exploration of the whole NoC design space in a coherent and uniform fashion, from low-level router, buffer and topology implementations, to routing and flow control schemes, to co-optimizations of NoC and high-level programming paradigms. This textbook is intended for an advanced course on computer architecture, suitable for graduate students or senior undergrads who want to specialize in the area of computer architecture and Networks-on-Chip. It is also intended for practitioners in the industry in the area of microprocessor design, especially the many-core processor design with a network-on-chip. Graduates can learn many practical and theoretical lessons from this course, and also can be motivated to delve further into the ideas and designs proposed in this book. Industrial engineers can refer to this book to make practical tradeoffs as well. Graduates and engineers who focus on off-chip network design can also refer to this book to achieve deadlock-free routing algorithm designs. Provides thorough and insightful exploration of NoC design space. Description from low-level logic implementations to co-optimizations of high-level program paradigms and NoCs. The coherent and uniform format offers readers a clear, quick and efficient exploration of NoC design space Covers many novel and exciting research ideas, which encourage researchers to further delve into these topics. Presents both engineering and theoretical contributions. The detailed description of the router, buffer and topology implementations, comparisons and analysis are of high engineering value. 382 pp. Englisch. Seller Inventory # 9780128009796
Quantity: 2 available
Seller: AHA-BUCH GmbH, Einbeck, Germany
Taschenbuch. Condition: Neu. nach der Bestellung gedruckt Neuware - Printed after ordering - Networks-on-Chip: From Implementations to Programming Paradigms provides a thorough and bottom-up exploration of the whole NoC design space in a coherent and uniform fashion, from low-level router, buffer and topology implementations, to routing and flow control schemes, to co-optimizations of NoC and high-level programming paradigms. This textbook is intended for an advanced course on computer architecture, suitable for graduate students or senior undergrads who want to specialize in the area of computer architecture and Networks-on-Chip. It is also intended for practitioners in the industry in the area of microprocessor design, especially the many-core processor design with a network-on-chip. Graduates can learn many practical and theoretical lessons from this course, and also can be motivated to delve further into the ideas and designs proposed in this book. Industrial engineers can refer to this book to make practical tradeoffs as well. Graduates and engineers who focus on off-chip network design can also refer to this book to achieve deadlock-free routing algorithm designs. Provides thorough and insightful exploration of NoC design space. Description from low-level logic implementations to co-optimizations of high-level program paradigms and NoCs. The coherent and uniform format offers readers a clear, quick and efficient exploration of NoC design space Covers many novel and exciting research ideas, which encourage researchers to further delve into these topics. Presents both engineering and theoretical contributions. The detailed description of the router, buffer and topology implementations, comparisons and analysis are of high engineering value. Seller Inventory # 9780128009796
Quantity: 2 available
Seller: moluna, Greven, Germany
Kartoniert / Broschiert. Condition: New. Dieser Artikel ist ein Print on Demand Artikel und wird nach Ihrer Bestellung fuer Sie gedruckt. Provides a thorough and bottom-up exploration of the whole NoC design space in a coherent and uniform fashion, from low-level router, buffer and topology implementations, to routing and flow control schemes, to co-optimizations of NoC and high-level program. Seller Inventory # 17207850
Quantity: Over 20 available